If a miniport allocates cached memory, it must do the following:
A miniport that manages a busmaster DMA device receives data into memory shared with the NIC. The miniport must ensure that incoming data is present in shared memory (not in processor cache) before it begins to read that data. To accomplish this, the miniport for such a DMA device must call NdisFlushBuffer and NdisMUpdateSharedMemory for instance in its MiniportHandleInterrupt function, before indicating the receive or otherwise causing a read of the data.
A miniport must also prevent cache-line tearing by allocating cache-aligned memory for receive buffers. If a miniport allocates a large block of memory from which it reallocates smaller buffers for received data, the start of each receive buffer must be cache-aligned so that the buffers do not cross cache blocks. A miniport calls NdisGetCacheFillSize during initialization and saves this value in its adapter-specific context area. The miniport uses this value to round up the size of a receive buffer to a cache-line size or a multiple of that size when it allocates such a buffer. The miniport must also use the cache block size to calculate where in the preallocated block of memory to begin allocating receive buffers.
In general, a miniport for a busmaster DMA NIC should allocate cached shared memory, a faster and more available resource. There are two cases where a miniport must use noncached memory.